

## UTKAL INSTITUTE OF ENGINEERING & TECHNOLOGY

| DISCIPLINE:                           | SEMESTER:                                                          |                                                                                                               |                  |                 |
|---------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------|-----------------|
| Electronics & Telecommunication Engg. | 5th Sem                                                            | NAME OF THE TEACHING                                                                                          | FACULTY: Er.Jyot | i Prakash Swain |
| SUBJECT:                              |                                                                    | Semester From Date:15/09/20                                                                                   | 022              |                 |
| VLSI & EMBEDDED<br>SYSTEM             | No of Days/Per week class allotted: <b>4</b> Class P/W <b>(60)</b> | To Date:22/12/20                                                                                              | )22              |                 |
|                                       |                                                                    | No. Of Weeks: 15                                                                                              |                  |                 |
| WEEK                                  | CLASS DAY                                                          | THEORY TOPICS                                                                                                 | REM              | ARKS            |
|                                       | 1 <sup>st</sup>                                                    | Introduction to VLSI & MOS Transistor, Historical perspective- Introduction                                   | Date             | Dean/Principal  |
| 1 <sup>st</sup>                       | 2 <sup>nd</sup>                                                    | Classification of CMOS digital circuit types . Introduction to MOS Transistor& Basic operation of MOSFET.     |                  |                 |
|                                       | 3 <sup>rd</sup>                                                    | Structure and operation of MOSFET (n-MOS enhancement type) & COMS                                             |                  |                 |
|                                       | 4 <sup>th</sup>                                                    | MOSFET V-I characteristics,, Working of MOSFET capacitances.                                                  |                  |                 |
| 2 <sup>nd</sup>                       | 1 <sup>st</sup>                                                    | Doubt clear class                                                                                             |                  |                 |
|                                       | 2 <sup>nd</sup>                                                    | Modelling of MOS Transistors including Basic concept the SPICE level-1 models, the level-2 and level-3 model. |                  |                 |
|                                       | 3 <sup>rd</sup>                                                    | Flow Circuit design procedures                                                                                |                  |                 |
|                                       | 4 <sup>th</sup>                                                    | Assignment Assignment question Discussion                                                                     |                  |                 |

| •               |                 |                                                            |   |
|-----------------|-----------------|------------------------------------------------------------|---|
|                 | and             |                                                            |   |
|                 | 2 <sup>nd</sup> |                                                            |   |
| $3^{\rm rd}$    |                 |                                                            |   |
|                 |                 | VLSI Design Flow & Y chart                                 |   |
|                 | 3 <sup>rd</sup> | Design Hierarchy                                           |   |
|                 |                 | MCI design at the FDCA Cate                                |   |
|                 | 4 <sup>th</sup> | VLSI design styles-FPGA, Gate Array Design, Standard cells |   |
|                 |                 | based, Full custom                                         |   |
|                 |                 | Simplified process sequence                                |   |
|                 | 1 <sup>st</sup> | for fabrication                                            |   |
|                 | 2 <sup>nd</sup> | Basic steps in Fabrication                                 |   |
| $4^{ m th}$     | 2               | processes Flow                                             |   |
| 4               | 3 <sup>rd</sup> | Fabrication process of nMOS                                |   |
|                 | 3               | Transistor                                                 |   |
|                 | 4 <sup>th</sup> | CMOS n-well Fabrication Process Flow                       |   |
|                 |                 |                                                            |   |
|                 | 134             | Class Test                                                 |   |
|                 | 2 <sup>nd</sup> | MOS Fabrication process by n-<br>well on p-substrate       |   |
| 5 <sup>th</sup> | 3 <sup>rd</sup> | Doubt clear class                                          |   |
|                 | 3               | Doubt clear class                                          | + |
|                 | 4 <sup>th</sup> | CMOS Fabrication process by                                |   |
|                 | '               | P-well on n-substrate                                      |   |
|                 | 1 <sup>st</sup> | Revision of Last Class                                     |   |
|                 | 2 <sup>nd</sup> | Assignment                                                 |   |
| 6 <sup>th</sup> | 3 <sup>rd</sup> | Layout Design rules                                        |   |
|                 | 4 <sup>th</sup> | Stick Diagrams of CMOS                                     |   |
|                 | 4**             | inverter                                                   |   |
|                 | 1 <sup>st</sup> | Basic nMOS inverters,                                      |   |
|                 | 2 <sup>nd</sup> | Doubt Clear Class                                          |   |
| 7 <sup>th</sup> | 3 <sup>rd</sup> | Working of Resistive-load                                  |   |
|                 | 3               | Inverter                                                   |   |
|                 |                 | Land to with a T 1005557                                   |   |
|                 | 4 <sup>th</sup> | Inverter with n-Type MOSFET Load – Enhancement Load,       |   |
|                 |                 | Depletion n-MOS inverter                                   |   |
| 8 <sup>th</sup> |                 | Assignment question                                        |   |
|                 | 1 <sup>st</sup> | Discussion                                                 |   |
|                 |                 |                                                            |   |
|                 | 2 <sup>nd</sup> | CMOS inverter – circuit                                    |   |
|                 |                 | operation and characteristics                              |   |
|                 |                 | and interconnect effects:                                  |   |
|                 |                 | Delay time definitions                                     |   |
|                 |                 | CMOS Inventor design with                                  |   |
|                 | 3 <sup>rd</sup> | delay constraints – Two                                    |   |
|                 |                 | sample mask lay out for p-<br>type substrate.              |   |
|                 |                 | type substrate.                                            |   |

| _                |                   |                                                                                                |  |
|------------------|-------------------|------------------------------------------------------------------------------------------------|--|
|                  | $4^{	ext{th}}$    | Define Static Combinational logic ,working of Static CMOS logic circuits (Two-input NAND Gate) |  |
|                  | 1 <sup>st</sup>   | CMOS logic circuits ( NAND2<br>Gate)                                                           |  |
|                  | 2 <sup>nd</sup>   | CMOS Transmission Gates(Pass gate)                                                             |  |
| 9 <sup>th</sup>  | 3 <sup>rd</sup>   | Revision Class                                                                                 |  |
|                  | 4 <sup>th</sup>   | Complex Logic Circuits - Basics                                                                |  |
|                  | 1 <sup>st</sup>   | Classification of Logic circuits based on their temporal behaviour                             |  |
|                  | $2^{\rm nd}$      | Internal Question Discussion                                                                   |  |
| 10 <sup>th</sup> | 3 <sup>rd</sup>   | Doubt clear class                                                                              |  |
|                  | 4 <sup>th</sup>   |                                                                                                |  |
|                  |                   | SR Flip latch Circuit,                                                                         |  |
| _                | 1 <sup>st</sup>   | Doubt Clear Class                                                                              |  |
| 11 <sup>th</sup> | 2 <sup>nd</sup>   | Revision                                                                                       |  |
| 11               | $3^{\mathrm{rd}}$ | Clocked SR latch only.                                                                         |  |
|                  | 4 <sup>th</sup>   | Class Test                                                                                     |  |
|                  | 1 <sup>st</sup>   | CMOS D latch. Basic principles of Dynamic Pass Transistor Circuits                             |  |
|                  | 2 <sup>nd</sup>   | Revision Class                                                                                 |  |
| 12 <sup>th</sup> | $3^{\mathrm{rd}}$ | Dynamic RAM, SRAM, Flash<br>memory                                                             |  |
|                  | 4 <sup>th</sup>   | Design Language (SPL & HDL)& HDL & EDA tools & VHDL and packages Xlinx                         |  |
|                  | 1 <sup>st</sup>   | Design strategies & concept of FPGA with standard cell based design                            |  |
|                  | 2 <sup>nd</sup>   | VHDL for design synthesis using CPLD or FPGA                                                   |  |
| 12 <sup>th</sup> | 3 <sup>rd</sup>   | Raspberry Pi - Basic idea                                                                      |  |

| 13               |                 |                                                                                                                                          |
|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|
|                  | 4 <sup>th</sup> | Embedded Systems Overview,list of embedded systems,characteristics ,example – A Digital Camera                                           |
| _                | 1 <sup>st</sup> | Embedded Systems TechnologiesTechnology – Definition -Technology for Embedded Systems                                                    |
|                  | 2 <sup>nd</sup> | -Processor Technology -IC Technology                                                                                                     |
| 14 <sup>th</sup> | 3 <sup>rd</sup> | question discussion for semester exam                                                                                                    |
| 14               | 4 <sup>th</sup> | Design Technology-Processor Technology,General Purpose Processors – Software, Basic Architecture of Single Purpose Processors – Hardware |
| 15 <sup>th</sup> | 1 <sup>st</sup> | Application – Specific Processors, Microcontrollers, D igital Signal Processors (DSP)                                                    |
|                  | 2 <sup>nd</sup> | IC Technology- Full Custom / VLSI,Semi-Custom ASIC (Gate Array & Standard Cell), PLD (Programmable Logic Device)                         |
|                  | 3 <sup>rd</sup> | Basic idea of Arduino micro controller                                                                                                   |
|                  | 4 <sup>th</sup> | Sample paper question discussion                                                                                                         |

Systiphakash Swaln

Chittaraijan Perida

